diff options
| author | Krzysztof Kozlowski <[email protected]> | 2025-01-29 15:45:19 +0000 |
|---|---|---|
| committer | Stephen Boyd <[email protected]> | 2025-02-26 23:54:23 +0000 |
| commit | b8501febdc513541afc5663d063bfac7ea575b71 (patch) | |
| tree | 24c3bfafc1d9bc8c013d2c2142730947b89591eb /tools/testing/selftests/net/lib/py/utils.py | |
| parent | Linux 6.14-rc1 (diff) | |
| download | kernel-b8501febdc513541afc5663d063bfac7ea575b71.tar.gz kernel-b8501febdc513541afc5663d063bfac7ea575b71.zip | |
clk: qcom: dispcc-sm8750: Drop incorrect CLK_SET_RATE_PARENT on byte intf parent
The parent of disp_cc_mdss_byte0_intf_clk clock should not propagate up
the rates, because this messes up entire clock hierarchy when setting
clock rates in MSM DSI driver.
The dsi_link_clk_set_rate_6g() first sets entire clock hierarchy rates
via dev_pm_opp_set_rate() on byte clock and then sets individual clock
rates, like pixel and byte_intf clocks, to proper frequencies. Having
CLK_SET_RATE_PARENT caused that entire tree was re-calced and the byte
clock received halved frequency. Drop CLK_SET_RATE_PARENT to fix this
and align with SM8550 and SM8650.
Fixes: f1080d8dab0f ("clk: qcom: dispcc-sm8750: Add SM8750 Display clock controller")
Signed-off-by: Krzysztof Kozlowski <[email protected]>
Link: https://lore.kernel.org/r/[email protected]
Reviewed-by: Neil Armstrong <[email protected]>
Reviewed-by: Dmitry Baryshkov <[email protected]>
Reviewed-by: Abhinav Kumar <[email protected]>
Signed-off-by: Stephen Boyd <[email protected]>
Diffstat (limited to 'tools/testing/selftests/net/lib/py/utils.py')
0 files changed, 0 insertions, 0 deletions
