diff options
| author | Stephen Boyd <[email protected]> | 2023-08-22 17:51:09 +0000 |
|---|---|---|
| committer | Stephen Boyd <[email protected]> | 2023-08-22 17:51:09 +0000 |
| commit | 438c61a7905abe9053e7f6411cd62b754b5ca4e1 (patch) | |
| tree | 9c2c30d878163740e9bbe2ee55a454bb16ba2920 /tools/perf/scripts/python/check-perf-trace.py | |
| parent | Linux 6.5-rc1 (diff) | |
| parent | clk: rockchip: rv1126: Add PD_VO clock tree (diff) | |
| download | kernel-438c61a7905abe9053e7f6411cd62b754b5ca4e1.tar.gz kernel-438c61a7905abe9053e7f6411cd62b754b5ca4e1.zip | |
Merge tag 'v6.6-rockchip-clk1' of git://git.kernel.org/pub/scm/linux/kernel/git/mmind/linux-rockchip into clk-rockchip
Pull Rockchip clk driver updates from Heiko Stuebner:
- PLL rates for rk3568 and the display clock tree for rv1126 which wasn't present before
* tag 'v6.6-rockchip-clk1' of git://git.kernel.org/pub/scm/linux/kernel/git/mmind/linux-rockchip:
clk: rockchip: rv1126: Add PD_VO clock tree
clk: rockchip: rk3568: Fix PLL rate setting for 78.75MHz
clk: rockchip: rk3568: Add PLL rate for 101MHz
Diffstat (limited to 'tools/perf/scripts/python/check-perf-trace.py')
0 files changed, 0 insertions, 0 deletions
