aboutsummaryrefslogtreecommitdiffstats
path: root/security/selinux/include/class_to_string.h
diff options
context:
space:
mode:
authorChen-Yu Tsai <[email protected]>2025-10-20 17:10:52 +0000
committerChen-Yu Tsai <[email protected]>2025-10-22 18:06:47 +0000
commit2050280a4bb660b47f8cccf75a69293ae7cbb087 (patch)
tree91664bb805e7ab01ab9dc3063272444973eb25a9 /security/selinux/include/class_to_string.h
parentclk: sunxi-ng: sun55i-a523-r-ccu: Mark bus-r-dma as critical (diff)
downloadkernel-2050280a4bb660b47f8cccf75a69293ae7cbb087.tar.gz
kernel-2050280a4bb660b47f8cccf75a69293ae7cbb087.zip
clk: sunxi-ng: sun55i-a523-ccu: Lower audio0 pll minimum rate
While the user manual states that the PLL's rate should be between 180 MHz and 3 GHz in the register defninition section, it also says the actual operating frequency is 22.5792*4 MHz in the PLL features table. 22.5792*4 MHz is one of the actual clock rates that we want and is is available in the SDM table. Lower the minimum clock rate to 90 MHz so that both rates in the SDM table can be used. Fixes: 7cae1e2b5544 ("clk: sunxi-ng: Add support for the A523/T527 CCU PLLs") Reviewed-by: Jernej Skrabec <[email protected]> Link: https://patch.msgid.link/[email protected] Signed-off-by: Chen-Yu Tsai <[email protected]>
Diffstat (limited to 'security/selinux/include/class_to_string.h')
0 files changed, 0 insertions, 0 deletions