aboutsummaryrefslogtreecommitdiffstats
path: root/fs/jbd2/commit.c
diff options
context:
space:
mode:
authorAbhishek Sahu <[email protected]>2017-12-13 14:25:37 +0000
committerStephen Boyd <[email protected]>2017-12-22 00:03:33 +0000
commit9607f6224b3966652ce3f4e620c4694df190b64a (patch)
tree7bc3ee19e3317a4a6c22e3cc243566613a3b3d6a /fs/jbd2/commit.c
parentclk: qcom: ipq8074: add remaining PLL’s (diff)
downloadkernel-9607f6224b3966652ce3f4e620c4694df190b64a.tar.gz
kernel-9607f6224b3966652ce3f4e620c4694df190b64a.zip
clk: qcom: ipq8074: add PCIE, USB and SDCC clocks
- It has 2 instances of PCIE which uses AXI, AHB, AUX, SYS NOC AXI and PIPE clocks. - It has 2 instances of USB 3.0 which uses AUX, SLEEP, PIPE, SYS NOC, mock UTMI and master clocks. - It has 2 instances of SDCC which uses APSS and AHB clock. SDCC1 requires ICE core clock also. - All the PIPE clocks are external clocks which will be registered in clock framework by PHY drivers. The enabling and disabling of PIPE RCG clocks are dependent upon PHY initialization sequence so BRANCH_HALT_DELAY flag is required for these clocks. Signed-off-by: Abhishek Sahu <[email protected]> Signed-off-by: Stephen Boyd <[email protected]>
Diffstat (limited to 'fs/jbd2/commit.c')
0 files changed, 0 insertions, 0 deletions