diff options
| author | Dinh Nguyen <[email protected]> | 2019-08-14 15:30:14 +0000 |
|---|---|---|
| committer | Stephen Boyd <[email protected]> | 2019-08-14 16:23:21 +0000 |
| commit | c7ec75ea4d5316518adc87224e3cff47192579e7 (patch) | |
| tree | cf349df383621c280409c7788127b939ea6b90d8 /tools/perf/scripts/python/compaction-times.py | |
| parent | clk: samsung: exynos542x: Move MSCL subsystem clocks to its sub-CMU (diff) | |
| download | kernel-c7ec75ea4d5316518adc87224e3cff47192579e7.tar.gz kernel-c7ec75ea4d5316518adc87224e3cff47192579e7.zip | |
clk: socfpga: stratix10: fix rate caclulationg for cnt_clks
Checking bypass_reg is incorrect for calculating the cnt_clk rates.
Instead we should be checking that there is a proper hardware register
that holds the clock divider.
Cc: [email protected]
Signed-off-by: Dinh Nguyen <[email protected]>
Link: https://lkml.kernel.org/r/[email protected]
Signed-off-by: Stephen Boyd <[email protected]>
Diffstat (limited to 'tools/perf/scripts/python/compaction-times.py')
0 files changed, 0 insertions, 0 deletions
